### Intro. to Computer Architecture

### Daniel Page

Department of Computer Science, University Of Bristol, Merchant Venturers Building, Woodland Road, Bristol, BS8 1UB. UK. (csdsp@bristol.ac.uk)

January 9, 2018

Keep in mind there are *two* PDFs available (of which this is the latter):

- 1. a PDF of examinable material used as lecture slides, and
- 2. a PDF of non-examinable, extra material:
  - the associated notes page may be pre-populated with extra, written explaination of material covered in lecture(s), plus
  - anything with a "grey'ed out" header/footer represents extra material which is useful and/or interesting but out of scope (and hence not covered).

| Notes: | ] |
|--------|---|
| Notes: |   |

Notes:

| COMS12200 lecture: week #                                             | 4                                             |                       |
|-----------------------------------------------------------------------|-----------------------------------------------|-----------------------|
| ► Agenda: 1. comments, questions, reca 2. a brief introduction to Han | p, then<br>dware Description Languages (HDLs) |                       |
| Intro. to Computer Architecture                                       | git # 3b6f641 @ 2018-01-09                    | University of BRISTOL |

HDLs in concept (1)

### Definition

In contrast to a conventional programming language which are (typically) used to describe software, a **Hardware Description Language (HDL)** is used to describe (or model) hardware (e.g., digital logic).

- ► (Selected) examples:
  - 1. Verilog
  - 2. VHDL
  - 3. MyHDL  $\supset$  Python
  - 4. Chisel ⊃ Scala

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |

### HDLs in concept (2)

- Question: why bother?!
- ▶ Answer: similar reasoning to why you'd select C rather than assembly language, e.g.,
  - +ve: HDLs (and EDA tools more generally) allow design and manufacture of larger, more complex components: they
    - raise the level of abstraction (vs. direct use of transistors or logic gates), and so
    - support a focus on higher-level behaviour rather than low-level implementation.
  - +ve: Using EDA tools allows automation wrt.
    - simulation,
    - verification, and
    - translation

of our now machine-readable HDL model.

-ve: The potential trade-off is less control: by delegating work to EDA tools, we have less (direct) control over the result.

© Daniel Page



### HDLs in concept (3)



- ▶ Use of a HDL is typically an iterated process.
- You can think of

synthesis  $\simeq$  compilation place and route  $\simeq$  linking

### since

- the former translates from high- to low-level, in this case a HDL model to a gate-level netlist,
- the latter works out how to use the standard cell library (e.g., the type and location of gates).
- Verification steps rely on simulation of the model at different levels of detail.

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

# HDLs in concept (4) Verilog as a case-study

▶ The main concepts in Verilog can be described by analogy

| Definition (C)                                                                                                                                                                                                                                                                                                                                                                                         | Definition (Verilog)                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ol> <li>A program is described using static function definitions.</li> <li>Each function has an interface (i.e., what it does and how it can be used) and a body (i.e., how it does it).</li> <li>The functions reference each other via calls; a function call implies an active, transient use.</li> <li>Values are stored in variables, on which computation is performed by functions.</li> </ol> | A model is described using static module definitions.     Each module has an interface (i.e., what it does and how it can be used) and a body (i.e., how it does it).     The modules reference each other via instantiations; a module instantiation implies an active, perminent use. |

### but beware:

- on one hand, the analogy is attractive if you have some C programming experience, *but*
- on the other hand, the analogy is unattractive (perhaps even *dangerous*) because it's *imperfect* in some ways.





# HDLs in concept (5) Verilog as a case-study

- ► Fundamentally, Verilog allows description of components (or **modules**) and the connections between them ...
- ► Example:









| es: |  |  |
|-----|--|--|

| • | It doesn't matter a | lot but it mis | rht he useful to no | te that we'll focus on | the IEEE 1364-200 | 1 version of Verilog |
|---|---------------------|----------------|---------------------|------------------------|-------------------|----------------------|

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

```
HDLs in concept (5) Verilog as a case-study
```

 Fundamentally, Verilog allows description of components (or modules) and the connections between them ...

 $\mapsto$ 

► Example:

```
module fa( output wire co,
output wire s,
input wire ci,
input wire x,
input wire y);
wire w0, w1, w2;
xor t0( w0, x, y );
and t1( w1, x, y );
xor t2( s, w0, ci );
and t3( w2, w0, ci );
or t4( co, w1, w2 );
endmodule
```

- 1. The component has
  - an interface describing how other components should interact with it (e.g., which inputs and outputs are available), and
  - an implementation describing what it does (e.g., how s is computed)

and **instanciates** internal (sub-)components.

- 2. Connections are described using wires:
  - internal wires relate to the implementation, while
  - external wires relate to the interface.



git # 3b6f641 @ 2018-01-09



## HDLs in concept (6) Verilog as a case-study

- ... it does so using
- 1. high-level, behaviour-oriented style, or
- 2. low-level, implementation-oriented style, or
- 3. a mix of the two

for a given module:

### Example (option #1: switch-level Verilog)

At the lowest-level, the model can be described using individual transistors. For example, the four transistor instances

```
pmos( t, VDD, b );
pmos( a, t, c );
nmos( a, VSS, c );
nmos( a, VSS, b );
```

replicate the previous circuit for a MOSFET-based NOR gate, meaning they continuously drive the wire a with the the result of evaluating  $\neg$ (b  $\lor$  c).





| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |
|        |  |
|        |  |
|        |  |



- ... it does so using
- 1. high-level, behaviour-oriented style, or
- 2. low-level, implementation-oriented style, or
- 3. a mix of the two

for a given module:

### Example (option #2: gate-level Verilog)

Forces the model to be described at a a low-level, using only primitive logic gates (e.g., AND, OR, NOT). For example, the gate instantiation

continuously drives the wire a with the the result of evaluating  $\neg (b \lor c)$ .

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



HDLs in concept (6) Verilog as a case-study

- ... it does so using
- 1. high-level, behaviour-oriented style, or
- 2. low-level, implementation-oriented style, or
- 3. a mix of the two

for a given module:

### Example (option #3: Register Transfer Level (RTL) Verilog)

Uses a syntax similar to C, but focuses on describing the model in terms of the data-flow between components rather than high-level statements. For example, the continuous assignment

assign 
$$a = \sim (b \mid c)$$

continuously drives the wire a with the the result of evaluating  $\neg(b \lor c)$ .





| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |
|        |  |
|        |  |

HDLs in concept (6) Verilog as a case-study

- ... it does so using
- 1. high-level, behaviour-oriented style, or
- 2. low-level, implementation-oriented style, or
- 3. a *mix* of the two

for a given module:

### Example (option #4: behavioural-level Verilog)

 $Allows \ a \ high-level, C-style \ description \ of \ the \ model \ using \ assignments, loops \ and \ conditional \ statements. \ For example, the procedural \ assignment$ 

$$a = \sim (b \mid c)$$

sets the register a equal to the result of evaluating  $\neg(b \lor c)$ .

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



HDLs in concept (7) Verilog as a case-study

Demo

|   | Notes: |
|---|--------|
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
| Г |        |
|   | Notes: |

```
HDLs in detail (1) Preliminaries
```

► A wire (resp. wire vector) is a connection, or net, used to communicate values; their definition demands

```
    a type, and
    an identifier.
```

► Example(s):

```
    wire w ⇒ an internal 1-bit wire w
    wire [ 3 : 0 ] x ⇒ an internal 4-bit wire vector x
    input wire [ 3 : 0 ] y ⇒ an input 4-bit wire vector y
    output wire [ 3 : 0 ] z ⇒ an output 4-bit wire vector y
```

```
© Daniel Page (csdsp@bristol.ac.uk
Intro. to Computer Architecture
```

git # 3b6f641 @ 2018-01-09



HDLs in detail (1)
Preliminaries

▶ Beware: neither a wire nor wire vector can remember state (e.g., doesn't behave like a C variable); we need to *drive* a value on it.





| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

HDLs in detail (2)

### Example (C)

▶ The definition

char u  $\rightsquigarrow$  8 separate 1-bit elements but u is typically used as 1 single 8-bit object.

▶ The definition

char v[ 32 ]  $\, \sim \, 32$  separate 8-bit elements and v is typically used as 32 separate 8-bit elements.

### Example (Verilog)

▶ The definition

wire  $x \sim 1$  single 1-bit wire and u is used as 1 single 1-bit object.

Notes:

► The definition

wire [ 3 : 0 ] y  $\sim$  4 separate 1-bit wires

- 1. y can be used as 1 single 4-bit object, or
- 2. y can be used as 4 separate 1-bit wires.

© Daniel Page (csdsp@bristol.ac.uk

git # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

HDLs in detail (3)
Preliminaries

- ▶ Any given wire (resp. wire vector) can communicate values that
- 1. support the concept of 3-state logic, e.g.,
  - $0 \Rightarrow 0$  (i.e., logical false)
  - $1 \Rightarrow 1$  (i.e., logical **true**)
  - $X \Rightarrow$  unknown (i.e., neither 1 or 0)
  - $Z \Rightarrow$  high impedance (i.e., disconnected)
- 2. can be written in binary, decimal, or hexadecimal, e.g.,
  - 2'b10  $\Rightarrow$  a 2-bit binary literal, with value  $10_{(2)}$ ,  $2_{(10)}$ , or  $2_{(16)}$
  - 8'd17  $\Rightarrow$  a 8-bit decimal literal, with value  $00010001_{(2)}$ ,  $17_{(10)}$ , or  $11_{(16)}$
  - 4'hF  $\Rightarrow$  a 4-bit hexadecimal literal, with value  $1111_{(2)}$ ,  $15_{(10)}$ , or  $F_{(16)}$
- 3. can include 3-state values on a per-bit basis, e.g.,
  - 1'bX  $\Rightarrow$  a 1-bit binary literal, st. the bit is unknown
  - 4'b10XZ  $\Rightarrow$  a 4-bit binary literal, st. the bits are high impedance, unknown, 0, and 1

| • |        |  |
|---|--------|--|
|   | Notes: |  |
|   |        |  |
|   |        |  |
|   |        |  |
|   |        |  |
|   |        |  |
|   |        |  |
|   |        |  |
|   |        |  |
|   |        |  |
|   |        |  |



▶ Beware: if you omit the size or base, a literal might not mean what you expect.

University of BRISTOL

# HDLs in detail (4) Preliminaries

## Example (subscript operator) Imagine x = 8'b11110000. As a result of wire [ 7 : 0 ] x; x[7] x[6] x[5] x[4] x[3] x[2] x[1] x[0] x[7:4] x[3:0] we have that x[7], x[6], x[5] and x[4] are all 1-bit wires with value 1'b1, $\blacktriangleright$ x[ 3 ], x[ 2 ], x[ 1 ] and x[ 0 ], are all 1-bit wires with value 1'b0, x[7:4] is a 4-bit wire vector with value 4'b1111, and x[3:0] is a 4-bit wire vector with value 4'b0000.

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
| V.     |  |  |
| Notes: |  |  |

University of BRISTOL

# HDLs in detail (5) Preliminaries

### Example (concatenate operator)

Imagine x = 2'b10, y = 1'b1 and z = 1'b0. As a result of



### we have that

- ► { x, y, z } is a 4-bit wire vector with value 4'b1010,
- r[3] is a 1-bit wire with value 1'b1 (matching x[1]),
- r[2] is a 1-bit wire with value 1'b0 (matching x[0]),
- r[1] is a 1-bit wire with value 1'b1 (matching y), and
- r[0] is a 1-bit wire with value 1'b0 (matching z).



# HDLs in detail (6) Preliminaries

### Example (replicate operator)

Imagine x = 1'b1. As a result of



### we have that

- ► { 4{ x } } is a 4-bit wire vector with value 4'b1111,
- r[3] is a 1-bit wire with value 1'b1,
- r[2] is a 1-bit wire with value 1'b1,
- r[1] is a 1-bit wire with value 1'b1, and
- r[0] is a 1-bit wire with value 1'b1.

| _      |  |  |
|--------|--|--|
| Notes: |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

```
HDLs in detail (7)
Preliminaries
```

- ▶ A **module** *definition* is roughly analogous to a C function definition; it demands
- 1. an identifier,
- 2. a port list, of internal input and output ports, and
- 3. a body

e.g.,

```
Listing (Verilog)

1 module mux2_1bit( output wire r, input wire c, input wire x, 4 input wire y);
6 ...
7 8 endmodule

Listing (Verilog)

1 module mux2_1bit(r, c, x, y);
2 2
3 output wire r;
4 input wire c;
5 input wire c;
6 input wire x;
6 input wire y;
7
8 ...
9 10 endmodule
```

noting the two forms are equivalent, where

- 1. the left-hand option specifies the port list "inline", and
- 2. the right-hand option specifies the port list "inside".

```
© Daniel Page (csdsp#bristol.ac.uk)

Intro. to Computer Architecture git # 3b6f641 @ 2018-01-09
```

HDLs in detail (8)
Preliminaries

- ► A **module** *instantiation* is roughly analogous to a C function call; it demands
- 1. an identifier,
- 2. an argument list, of external input and output wires, and
- 3. a type.
- Keep in mind that

```
module definition ⇒ passive (or static) description module instance ⇒ active (or dynamic) component
```

so we get one component per instanciation of the (single) description ...

| Notes: |        |  |
|--------|--------|--|
| Notes: | Notes: |  |
| Notes: |        |  |
|        | Notes: |  |



University of BRISTOL

HDLs in detail (8)
Preliminaries

▶ Beware: the analogy with C isn't ideal for (at least) reasons, i.e.,

### Definition (C)

- 1. Each "callee" function is represented by a single, *shared* instruction sequence; this can be used by many different "callers".
- 2. The statements within a function are executed in *sequence*; it matters if one is before another.

### Definition (Verilog)

- Each module instantiation implies a separate instance of the circuit it is describing, i.e., separate physical hardware.
- 2. Each module instance is working in *parallel* with others; order does not matter (as much).

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



HDLs in detail (9)
Preliminaries

• ... the idea is we create a module instance, and connect the internal ports of that instance to some external wires:

mux2\_1bit t(s, k, p, q); 
$$\mapsto$$
  $q \xrightarrow{y} q \xrightarrow{x} t \xrightarrow{r}$ 

- ► In other words, we've
- 1. created an instance of the mux2\_1bit module and called the instance t, and
- 2. connected the internal ports r, c, x and y to the external wires s, k, p and q

### meaning

- 1. any input we drive onto k, t can "see" on c, and
- 2. any output t drives onto r, we can "see" on s.





| Notes: |
|--------|
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
| Notes: |
|        |
|        |

HDLs in detail (10) Gate-level Verilog

- ► Concept: gate-level implementation describes module behaviour via
- 1. primitive (or built-in) modules, and/or
- 2. other user-defined modules.
- ► The primitive modules represent standard logic gates, e.g.,

```
buf t0( r, x ); \mapsto r = x

not t1( r, x ); \mapsto r = \neg x

nand t2( r, x, y ); \mapsto r = x \land y

nor t3( r, x, y ); \mapsto r = x \land y

or t5( r, x, y ); \mapsto r = x \lor y

xor t6( r, x, y ); \mapsto r = x \oplus y
```

noting that versions with more inputs are automatically available, e.g.,

```
xor t8( r, w, x, y ); \mapsto r = w \oplus x \oplus y
xor t9( r, w, x, y, z ); \mapsto r = w \oplus x \oplus y \oplus z
```

plus ...

```
© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture
```

University of BRISTOL

HDLs in detail (11)
Gate-level Verilog

• ... **User-Defined Primitives (UDPs)** can further suppliment those available: each UDP acts as a specification for a Boolean function of the form

$$f: \{0,1\}^n \to \{0,1\}$$

via a truth table (vs. a combination of logic gates), e.g.,

| Listing (Verilog)                             | Truth table                                       |
|-----------------------------------------------|---------------------------------------------------|
| <pre>1 primitive mux2_lbit( output r, 2</pre> | MUX2  c x y r  0 0 ? 0  0 1 ? 1  1 ? 0 0  1 ? 1 1 |

which can then be used per a user-defined module.





| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

### Notes

- In terms the UDP, there can be as many inputs as you like, there can be one output (which is first in the port list); both inputs and
  outputs must be 1-bit wires (i.e., wire vectors are not allowed).
- The ? symbol denotes don't care, meaning the first line can be read as "when c and x are both 0 and y is any value, set r to 0".

### HDLs in detail (12) Gate-level Verilog: examples

### Listing (Verilog) 1 module fa( output wire co, output wire s, input wire ci, input wire x, input wire y ); wire w0, w1, w2; xor t0( w0, x, y ); and t1( w1, x, y ); **xor** t2( s, w0, ci); and t3( w2, w0, ci ); or t4( co, w1, w2 ); 17 endmodule

# Circuit (full-adder) ci w0

University of BRISTOL

University of BRISTOL

# HDLs in detail (13) Gate-level Verilog: examples

# Listing (Verilog)

```
1 module mux2_1bit( output wire r,
                      input wire x,
                      input wire y );
    wire w0, w1, w2;
    not t0( w0, c );
    and t1( w1, x, w0 );
and t2( w2, y, c );
   or t3( r, w1, w2);
15 endmodule
```



| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

### HDLs in detail (14) Gate-level Verilog: examples

### 

### Circuit (2-input, 4-bit multiplexer)



© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

tit # 3b6f641 @ 2018-01-09

University of BRISTOL

### HDLs in detail (15) Gate-level Verilog: examples

# Listing (Verilog)

```
1 module mux4_lbit( output wire r, input wire c0, input wire c1, wire c1, input wire x, input wire x, input wire x, input wire x, input wire y, input wire z);

8
9 wire w0, w1;
10
11 mux2_lbit t0( w0, c0, w, x );
12 mux2_lbit t1( w1, c0, y, z );
13 mux2_lbit t2( r, c1, w0, w1 );
14
15 endmodule
```

### Circuit (4-input, 1-bit multiplexer)



Notes:

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

HDLs in detail (16) Register Transfer Level (RTL) Verilog

- ► Concept: RTL implementation describes module behaviour via
- 1. a set of **continuous assignments**, plus
- 2. any additional gate-level description

e.g.,

```
assign r = (x \mid y) \& z; \mapsto \text{or t0(w, x, y);} \\ \text{and t1(r, w, z);} \mapsto \\ z = \text{t1} - r
```

- ▶ Note that
- 1. the LHS *must* be a wire or wire vector, whereas
- 2. the RHS can contain many C-style operators
  - arithmetic operators, e.g., +, -, and \*,
  - ▶ **logical operators**, e.g., <<, >>, ~, &, |, and ^,
  - **comparison operators**, e.g., ==, >, and <.

involving wires or wire vectors as operands

Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



HDLs in detail (16) Register Transfer Level (RTL) Verilog

▶ Beware: it's tempting to think of this as analogous to a C assignment: this is dangerous, because the RTL version is *continuous*.





| lotes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

HDLs in detail (17) Register Transfer Level (RTL) Verilog

- ► Example: if we have wire [ 3 : 0] x, wire [ 3 : 0] y, and wire c, then
- 1. A **reduction** operator is a short-hand for combining the wires within a wire vector; for example, the expression

^ X

is the same as

and hence similar to reduce (or foldr) in Haskell.

2. A **ternary** (or "choice") operator acts in *exactly* the same way as a multiplexer; the expression

evaluates to

- 2.1 x if c evaluates to 0, or
- 2.2 y if c evaluates to 1.

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



University of BRISTOL

HDLs in detail (18)

Register Transfer Level (RTL) Verilog: examples

```
Listing (Verilog)
                                                      Listing (Verilog)
 module fa( output wire co,
                                                        module fa( output wire co,
           output wire s,
                                                                  output wire s,
           input wire ci,
                                                                  input wire ci,
           input wire x,
                                                                  input wire x,
           input wire y );
                                                                  input wire y );
   wire w0, w1, w2;
                                                         wire [ 1 : 0 ] t;
   xor t0( w0, x, y );
                                                          assign t = ci + x + y;
   and t1( w1, x, y );
                                                         assign s = t[ 0 ];
   xor t2( s, w0, ci );
                                                         assign co = t[ 1 ];
   and t3( w2, w0, ci );
                                                      14 endmodule
    or t4( co, w1, w2 );
17 endmodule
```

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

### HDLs in detail (18)

Register Transfer Level (RTL) Verilog: examples

```
Listing (Verilog)
                                                      Listing (Verilog)
1 module fa( output wire co,
                                                      1 module fa( output wire co,
           output wire s,
                                                                  output wire s,
           input wire ci,
                                                                  input wire ci,
           input wire x,
                                                                 input wire x,
           input wire y );
                                                                 input wire y );
   wire w0, w1, w2;
                                                         assign { co, s } = ci + x + y;
   xor t0( w0, x, y );
                                                      9 endmodule
   and t1( w1, x, y );
   xor t2( s, w0, ci);
   and t3( w2, w0, ci );
    or t4( co, w1, w2 );
17 endmodule
```

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

oit # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

### HDLs in detail (19)

Register Transfer Level (RTL) Verilog: examples

```
Listing (Verilog)

1 module mux2_lbit( output wire r, input wire c, input wire x, input wire x, input wire y);

5 wire w0, w1, w2;

7 not t0( w0, c);

10 and t1( w1, x, w0 );
11 and t2( w2, y, c );
12 or t3( r, w1, w2 );
14 15 endmodule
```

# Listing (Verilog) 1 module mux2\_lbit( output wire r,

| w.     |  |
|--------|--|
| Notes: |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

### HDLs in detail (20)

Register Transfer Level (RTL) Verilog: examples

```
Listing (Verilog)

1 module mux2_4bit( output wire [ 3 : 0 ] r,
2 input wire c,
3 input wire [ 3 : 0 ] x,
4 input wire [ 3 : 0 ] y);
5
6 mux2_1bit t0( r[ 0 ], c, x[ 0 ], y[ 0 ] );
7 mux2_1bit t1( r[ 1 ], c, x[ 1 ], y[ 1 ] );
8 mux2_1bit t2( r[ 2 ], c, x[ 2 ], y[ 2 ] );
9 mux2_1bit t3( r[ 3 ], c, x[ 3 ], y[ 3 ] );
10
11 endmodule

Listing (Verilog)

1 module mux2_4bit( o
2 i
3 3 i
4 i
5 6 assign r = c ? y
7 8 endmodule
```

```
Listing (Verilog)

1 module mux2_4bit( output wire [ 3 : 0 ] r,
2 input wire c,
3 input wire [ 3 : 0 ] x,
4 input wire [ 3 : 0 ] y );
5
6 assign r = c ? y : x;
7
8 endmodule
```

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

oit # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

### HDLs in detail (21)

Register Transfer Level (RTL) Verilog: examples

```
Listing (Verilog)
 | module mux4_1bit( output wire r,
                   input wire c0,
                   input wire c1,
                  input wire w,
                  input wire x,
                  input wire y,
                  input wire z );
    wire w0, w1, w2, w3, w4, w5;
    not t0( w0, c0 );
    not t1( w1, c1 );
    and t2( w2, w0, w1, w );
    and t3( w3, c0, w1, x );
    and t4( w4, w0, c1, y );
   and t5( w5, c0, c1, z );
   or t6( r, w2, w3, w4, w5);
21 endmodule
```

```
Listing (Verilog)

1 module mux4_1bit( output wire r, input wire c0, input wire c1, input wire w, input wire x, input wire x, input wire z);

8 assign r = c1 ? ( c0 ? z : y ) :
10 ( c0 ? x : w ) ;
11 endmodule
```

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

| No | otes: |  |  |
|----|-------|--|--|
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |
|    |       |  |  |

HDLs in detail (22) Preliminaries

- A **register** (resp. **register vector**) is a net that retains *state*; their definition demands
- 1. a type, and
- 2. an identifier.
- ► Example(s):

```
⇒ an 1-bit register w
• reg w
```

• reg [ 3 : 0 ]  $x \Rightarrow$  an 4-bit register vector x

where you could think of either as (more) analogous to a C variable, and implemented via a latch or flip-flop.



University of BRISTOL

HDLs in detail (22)
Preliminaries

- ► Beware:

  - a register can act as an input (i.e., be read) like a wire, but
    it can't act as an output (i.e., be written to, or driven), in quite the same way.

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
| Notes: |  |  |

HDLs in detail (23)
Preliminaries

▶ Verilog enforces some **module interfacing rules**, namely



which are (somewhat) intuitive:

- externally an input port can either be a wire or reg but internally we have to be pessimistic and assume it is a wire,
- internally an output port can either be a reg or wire but externally we have to be pessimistic and assume it is a wire,
- violating the rules is analogous to a C type error.



t # 3b6f641 @ 2018-01-0



HDLs in detail (24) Behavioural-level Verilog

- ► Concept: behavioural-level implementation describes module behaviour by
- 1. (at least partly) using behavioural **processes**, each of which
  - can be triggered to perform computation, and
  - operates in parallel with the others (much like a module instance does),

then

- 2. describing each process using some blocks of behavioural statements,
- 3. each of which is "executed" when the containing process is triggered.





| • | There is an extra port type in this diagram: an inout port is basically to allow input and output, i.e., bi-directional rather than |
|---|-------------------------------------------------------------------------------------------------------------------------------------|
|   | uni-directional communication                                                                                                       |

### Notes

- There is an implicit dependence on time and therefore state: if statements are executed as steps in sequence, we need to "remember" values between steps.
- A statement (or block) cannot exist outside a process, and a process cannot exist outside a module; this would be analogous to writing an if statement outside any function in C for example.
- We can still mix styles, so it is okay to describe the behaviour of a module partly in RTL and partly as a behavioural process for example.
- Each behavioural process (or block) is composed only of behavioural statements: you can't place other things in them, with examples
  including module instanciations (in an attempt to "call" a module like C function).

HDLs in detail (25) Behavioural-level Verilog: processes

► There are two types of process (the id is optional)





where you can think of

- an always process as begin executed in a *loop* as long as the module is powered, *and* an initial process as being executed only *once* when the module is first powered up.



HDLs in detail (25) Behavioural-level Verilog: processes

▶ Beware: this style of process (where this is no information about timing) is bad practise ...

| ) | Daniel | Page (csdsp@bristol.ac.uk) |
|---|--------|----------------------------|
|   |        | to Computer Architecture   |



| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |
|        |  |
|        |  |
|        |  |
|        |  |

HDLs in detail (26)
Behavioural-level Verilog: processes

• ... we should *trigger* processes via a **sensitivity list**:

```
• @(x) \Rightarrow triggers when x changes
```

- @( posedge  $x ) \Rightarrow$  triggers when x changes from 0 to 1 (a positive edge)
- $@(\text{negedge } x) \Rightarrow \text{triggers when } x \text{ changes from } 1 \text{ to } 0 \text{ (a negative edge)}$
- **Example(s)**: using a trigger we could write

```
Listing (Verilog)

Listing (Verilog)

Listing (Verilog)

Listing (Verilog)

Listing (Verilog)

1 always @ ( posedge x ) begin
2 ...
3 end

Listing (Verilog)

1 always @ ( negedge x ) begin
2 ...
3 end
```

### and have

- 1. the process content executed when x changes from or to anything,
- 2. the process content executed when x changes from 0 to 1, or
- 3. the process content executed when x changes from 1 to 0.

Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

HDLs in detail (27)

Behavioural-level Verilog: blocks and statements

► The simplest statement is a **procedural assignment**:

```
Listing (Verilog)

1 module foo(input wire clk);
2
3 reg x, y;
4
5 always @ (posedge clk) begin
6 x = 1'b0;
7 y = 1'b1;
8 end
9
10 endmodule
```

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

| HDLs in detail (27)                              |  |
|--------------------------------------------------|--|
| Behavioural-level Verilog: blocks and statements |  |

- ▶ Beware: this is different from a continuous assignment, because
- 1. a continuous assignments *must* use a wire on the LHS, whereas a procedural assignments *must* use a register; we assign (or latch) *not* drive the value, and
- 2. the LHS is assigned to whatever the RHS evaluates to when the statement executes, *not* whenever the RHS changes.

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



HDLs in detail (28)

Behavioural-level Verilog: blocks and statements

- Standard procedural assignments can be augmented by
  - introducing one of two forms of delay:
  - 1. A regular delay, e.g.,

$$#10 x = 0;$$

means that relative to the previous statement, this one will execute 10 time units later.

2. An intra-assignment delay, e.g.,

$$x = #10 0;$$

means that the RHS is evaluated straight away, but only assigned to the LHS after 10 time units.

- using the non-blocking (vs. blocking) type:
  - 1. If we write

$$x = 0; y = 1;$$

the assignment to y is blocked until the assignment to x is executed.

2. If we write

$$x <= 0; y <= 1;$$

the assignments to  $\boldsymbol{x}$  and  $\boldsymbol{y}$  can happen at the same time.





| Notes:  | otes:  | П |
|---------|--------|---|
| Notes:  |        | l |
| Aontes: |        | l |
| Sortes: |        | l |
| iotes:  |        | ı |
| Solves: |        | ı |
| Notes:  |        | ı |
| Notes:  |        | l |
| iotes:  |        | l |
| Sotes:  |        | ı |
| Notes:  |        | ı |
| Sotes:  |        | ı |
| iotes:  |        | ı |
| Sotes:  |        | ı |
| iotes:  |        | ı |
| Notes:  |        | ı |
| Sotes:  |        | ı |
| Notes:  |        | ı |
| Notes:  |        | ı |
| Notes:  |        | ı |
| Sotes:  |        | ı |
| Notes:  |        | ı |
| Sotes:  |        | 1 |
| Notes:  |        | 1 |
| Notes:  |        | 1 |
| Sotes:  |        | 1 |
| Notes:  |        | ı |
| Notes:  |        | ı |
| Sotes:  |        | ı |
| Sotes:  |        |   |
| Sotes:  |        | • |
| Notes:  |        |   |
| votes:  |        |   |
|         |        | 1 |
|         | otes:  | ] |
|         | otes:  | 1 |
|         | otes:  |   |
|         | iotes: |   |
|         | otes:  |   |

```
HDLs in detail (29)
Behavioural-level Verilog: blocks and statements
```

► The next simplest are **conditional statements**:

```
Listing (Verilog)
                                                        Listing (Verilog)
1 module bar( input wire clk );
                                                        1 module baz( input wire clk );
   always @ ( posedge clk ) begin
                                                           always @ ( posedge clk ) begin
    if(x == 1'b0) begin
                                                             case(x)
                                                                  1'b0 : y = 1'b1;
                                                                  1'b1 : y = 1'b0;
    end else begin
                                                               default : y = 1'b0;
     y = 1'b0;
                                                             endcase
3 endmodule
                                                       13 endmodule
```

- ▶ Note that:
  - It starts to be attractive to leave out the begin and end keywords for single line blocks; this is equivalent to the same rule with "curly braces" in C.
  - We need to take care with unknown or high impedance values; if x doesn't equal 0 or 1 you
    may get unexpected behaviour.

```
© Daniel Page (csdsp#bristol.ac.uk)

Intro. to Computer Architecture git # 3b6f641 @ 2018-01-09

© BRISTOL
```

HDLs in detail (30)

Behavioural-level Verilog: tasks and functions

Verilog supports two distinct approaches to intra-module moduality, namely

# Definition (function) Definition (task) defined using the function and endfunction keywords, can only invoke other functions, can be invoked as part of an expression, must have at least one input and no (explicit) outputs because there is always one implicit output, and cannot contain delays. Definition (task) are defined using the task and endtask keywords, can invoke other tasks and other functions, cannot be invoked as part of an expression: invocation is more like a statement, any number of inputs and outputs, and can contain fairly arbitrary statements including delays.

### where both

- ▶ are local to (i.e., can only be used by) the module they are defined in,
- can access all wires and registers defined within said module and can define their own wires and registers.





| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
| Notes: |  |  |
|        |  |  |
|        |  |  |

HDLs in detail (31)
Behavioural-level Verilog: tasks and functions

```
Listing (Verilog)
 function parity;
 2 input [ 7 : 0 ] x;
   begin
     parity = x[ 0 ] ^ x[ 1 ] ^ x[ 2 ] ^ x[ 3 ] ^ x[ 4 ] ^ x[ 5 ] ^ x[ 6 ] ^ x[ 7 ];
   end
 endfunction
```

```
Listing (Verilog)
1 function [ 31 : 0 ] byteswap;
2 input [ 31 : 0 ] x;
4 begin
      begin
byteswap = { x[ 7 : 0 ], x[ 15 : 8 ],
x[ 23 : 16 ], x[ 31 : 24 ] };
    end
8 endfunction
```

University of BRISTOL

University of BRISTOL

### HDLs in detail (32)

Behavioural-level Verilog: tasks and functions

```
Listing (Verilog)
1 task parity_check;
2 output r; 3 input [ 7 : 0 ] x;
4 input
             у;
   if ( parity( x ) == y ) begin
    r = 1;
    end else begin
     r = 0;
    end
12 end
13 endtask
```

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

# HDLs in detail (33) Behavioural-level Verilog: examples

# 

# Listing (Verilog)

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

it # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

# HDLs in detail (33) Behavioural-level Verilog: examples



### Listing (Verilog)



| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

## HDLs in detail (34) Behavioural-level Verilog: examples



```
Listing (Verilog)

1 module mac_8bit( output wire [ 7 : 0 ] r,
2 input wire [ 7 : 0 ] x,
3 input wire [ 7 : 0 ] y,
4 input wire [ 7 : 0 ] z);
5
6 assign r = ( x * y ) + z;
7
8 endmodule
```

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

it # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

# HDLs in detail (34) Behavioural-level Verilog: examples



```
Listing (Verilog)
    module mac_8bit( input wire
                         output wire [ 7 : 0 ] r,
input wire [ 7 : 0 ] x,
input wire [ 7 : 0 ] y,
                          input wire [ 7 : 0 ] z );
      reg [ 7 : 0 ] r1a, r2a;
      reg [ 7 : 0 ] r1b, r2b;
      wire [ 7 : 0 ] x0 = x;
      wire [ 7 : 0 ] y0 = y;
wire [ 7 : 0 ] z0 = z;
      wire [ 7 : 0 ] t1 = x0 * y0;
wire [ 7 : 0 ] t2 = r1a + r1b;
      assign r = r2a;
19
20
      always @ ( posedge adv ) begin
 21
22
23
24
        r2a = t2;
        r1a = t1; r1b = z0;
      end
 25 \ {\tt endmodule}
```

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

# HDLs in detail (35) Behavioural-level Verilog: examples

# Algorithm $X_{i} = 0 \qquad X_{i} = 0$ $X_{i} = 1 \qquad S_{odd}$ $X_{i} = 1$

### 

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

rit # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

HDLs in detail (36)

Development best-practice: (more) effective modelling

- ▶ It's now reasonable to start demanding more from the EDA tools:
- 1. We can use a **pre-processor** to
  - define symbolic names for literals, e.g.,

`define TRUE 1

ther

use those symbolic names e.g.,

assign  $r = x ^ TRUE;$ 



| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

HDLs in detail (36)
Development best-practice: (more) effective modelling

▶ It's now reasonable to start demanding more from the EDA tools:

2. We can use **named ports** to avoid misconnections, e.g.,

is the same as

fa t( 
$$.co(a)$$
,  $.s(b)$ ,  $.ci(c)$ ,  $.y(e)$ ,  $.x(d)$ );





University of BRISTOL

### HDLs in detail (36)

Development best-practice: (more) effective modelling

▶ It's now reasonable to start demanding more from the EDA tools:

- 3. We can **parametrise** modules:
  - their interface and behaviour is be specified by a *single* fragment of source code,
     each instance can be altered to suit the context it is used in.

| Notes: |
|--------|
| NOIES. |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
| Notes: |

### HDLs in detail (36)

Development best-practice: (more) effective modelling

▶ It's now reasonable to start demanding more from the EDA tools:

4. We can **generate** regular fragments of source code at compile-time (cf. meta-programming, vs. "copy and paste").

© Daniel Page (csdsp@bristol.ac.ul

it # 3b6f641 @ 2018-01-09



### HDLs in detail (36)

Development best-practice: (more) effective modelling

- ▶ It's now reasonable to start demanding more from the EDA tools:
  - 1. We can use a **pre-processor** to
    - define symbolic names for literals, e.g.,

`define TRUE 1

then

use those symbolic names e.g.,

assign 
$$r = x ^ TRUE;$$

2. We can use **named ports** to avoid misconnections, e.g.,

fa t( 
$$.co(a)$$
,  $.s(b)$ ,  $.ci(c)$ ,  $.x(d)$ ,  $.y(e)$ );

is the same as

fa t( 
$$.co(a)$$
,  $.s(b)$ ,  $.ci(c)$ ,  $.y(e)$ ,  $.x(d)$ );

- 3. We can parametrise modules:
  - their interface and behaviour is be specified by a *single* fragment of source code,
  - each instance can be altered to suit the context it is used in.
- 4. We can **generate** regular fragments of source code at compile-time (cf. meta-programming, vs. "copy and paste").





| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |

HDLs in detail (37)
Development best-practice: (more) effective modelling

```
Listing (Verilog)
 1 `define N 8
 module mux2_nbit( output wire [ `N - 1 : 0 ] r,
                       input wire c, input wire [ `N - 1 : 0 ] x, input wire [ `N - 1 : 0 ] y);
    assign r = c ? y : x;
10 endmodule
```

University of BRISTOL

University of BRISTOL

HDLs in detail (38)
Development best-practice: (more) effective modelling

```
Listing (Verilog)
  1 module mux2_1bit( output wire r, input wire c,
                      input wire x,
input wire y );
 6 `ifdef GATES
    wire w0, w1, w2;
    not t0( w0, c);
11 and t1( w1, x, w0 );
12 and t2( w2, y, c );
14 or t3( r, w1, w2);
15 `else
16 assign r = c ? y : x;
17 `endif
19 endmodule
```

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

### HDLs in detail (39)

Development best-practice: (more) effective modelling

```
Listing (Verilog)

1 module mux2_nbit( r, c, x, y );
2
3 parameter N = 1;
4
5 output wire [ N - 1 : 0 ] r;
6 input wire [ N - 1 : 0 ] x;
7 input wire [ N - 1 : 0 ] y;
8 input wire [ N - 1 : 0 ] y;
9
10 assign r = c ? y : x;
11
12 endmodule
```

© Daniel Page (csdsp@bristol.ac.uk)

Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



University of BRISTOL

### HDLs in detail (40)

Development best-practice: (more) effective modelling

```
Listing (Verilog)

1 module mux2_4bit( output wire [ 3 : 0 ] r,
2 input wire c,
3 input wire [ 3 : 0 ] x,
4 input wire [ 3 : 0 ] y);
5
6 mux2_nbit t( r, c, x, y );
7
8 defparam t.N = 4;
9
10 endmodule
11
12 module mux2_8bit( output wire [ 7 : 0 ] r,
13 input wire c,
14 input wire [ 7 : 0 ] x,
15 input wire [ 7 : 0 ] y);
16
17 mux2_nbit t( r, c, x, y );
18
19 defparam t.N = 8;
20
21 endmodule
```

| Notes: |
|--------|
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |
|        |

| Notes: |  |  |  |
|--------|--|--|--|
| Notes. |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

### HDLs in detail (41)

Development best-practice: (more) effective modelling

© Daniel Page (csdsp@bristol.ac.uk)

git # 3b6f641 @ 2018-01-09



University of BRISTOL

### HDLs in detail (42)

Development best-practice: (more) effective modelling

```
Listing (Verilog)

1 module mux2_4bit( output wire [ 3 : 0 ] r,
2 input wire c,
3 input wire [ 3 : 0 ] x,
4 input wire [ 3 : 0 ] y);
5 genvar i;
6
7 generate
8 for( i = 0; i < 4; i = i + 1 ) begin:id
9 mux2_1bit t( r[ i ], c, x[ i ], y[ i ] );
10 end
11 endgenerate
12
13 endmodule
```

|   | Notes: |   |
|---|--------|---|
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
| _ |        | _ |
|   |        |   |

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

### HDLs in detail (43)

Development best-practice: simulation and testing

- ► Sometimes it's useful for the model and simulator to interact; this is achieved using system tasks and system functions ...
- ... they look like normal tasks and functions, but are "executed" by the simulator rather than user-defined Verilog; probably the most useful are:
  - \$random ⇒ generates random value(s)
  - \$display ⇒ displays value(s) synchronously
  - \$monitor ⇒ displays value(s) asynchronously
  - \$stop ⇒ halt current simulation
  - \$finish ⇒ terminate current simulation



git # 3b6f641 @ 2018-01-09



University of BRISTOL

### HDLs in detail (44)

Development best-practice: simulation and testing

```
Listing (Verilog)
 1 module fa_test();
    wire t_co,
    reg t_ci; t_x, t_y;
    fa t( .co( t_co ), .s( t_s ), .ci( t_ci ), .x( t_x ), .y( t_y ) );
    initial begin
     #10 t_ci = 1'b0; t_x = 1'b0; t_y = 1'b0;
     #10 $display( "co=%b s=%b ci=%b x=%b y=%b", t_co, t_s, t_ci, t_x, t_y );
     #10 t_ci = 1'b0; t_x = 1'b0; t_y = 1'b1;
     #10 $display( "co=%b s=%b ci=%b x=%b y=%b", t_co, t_s, t_ci, t_x, t_y );
     #10 t_ci = 1'b0; t_x = 1'b1; t_y = 1'b0;
     #10 $display( "co=%b s=%b ci=%b x=%b y=%b", t_co, t_s, t_ci, t_x, t_y);
     #10 t_ci = 1'b0; t_x = 1'b1; t_y = 1'b1;
     #10 $display( "co=%b s=%b ci=%b x=%b y=%b", t_co, t_s, t_ci, t_x, t_y );
     #10 $finish;
    end
21 endmodule
```

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

### HDLs in detail (45)

Development best-practice: simulation and testing

```
Listing (Verilog)
 1 module fa_test();
    wire t_co, t_s;
    reg t_ci; t_x, t_y;
    fa t( .co( t_co ), .s( t_s ), .ci( t_ci ), .x( t_x ), .y( t_y ) );
    initial begin
          $monitor( "co=%b s=%b ci=%b x=%b y=%b", t_co, t_s, t_ci, t_x, t_y );
          $monitoron;
     #10 t_ci = 1'b0; t_x = 1'b0; t_y = 1'b0;
      #10 t_ci = 1'b0; t_x = 1'b0; t_y = 1'b1;
      #10 t_ci = 1'b0; t_x = 1'b1; t_y = 1'b0;
      #10 t_ci = 1'b0; t_x = 1'b1; t_y = 1'b1;
      #10 $monitoroff;
          $finish;
20
    end
22 endmodule
```

© Daniel Page (csdsp@bristol.ac.uk)

Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09

University of BRISTOL

University of BRISTOL

### HDLs in detail (46)

Development best-practice: simulation and testing

```
Listing (Verilog)
 1 module fa_test();
    wire t_co,
    reg t_ci; t_x, t_y;
    fa t( .co( t_co ), .s( t_s ), .ci( t_ci ), .x( t_x ), .y( t_y ) );
    wire o_co,
                  o_s;
    assign { o_co, o_s } = t_ci + t_x + t_y;
    wire f = ( o_co == t_co ) &
            ( o_s == t_s );
    initial begin
          $monitor( "f=%s ci=%b x=%b y=%b", f ? "pass" : "fail", t_ci, t_x, t_y );
          $monitoron;
      #10 t_ci = 1'b0; t_x = 1'b0; t_y = 1'b0;
      #10 t_ci = 1'b0; t_x = 1'b0; t_y = 1'b1;
      #10 t_ci = 1'b0; t_x = 1'b1; t_y = 1'b0;
      #10 t_ci = 1'b0; t_x = 1'b1; t_y = 1'b1;
      #10 $monitoroff;
          $finish;
29 endmodule
```

| Natar. |  |
|--------|--|
| Notes: |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

### Conclusions

- ► Take away points:
- 1. In essence, a HDL model is just machine-readable short-hand for a design you could develop and reason about on paper.
- 2. It's important to remember that, despite appearances,

HDL modelling ≠ software development,

i.e., you still have to understand the fundamentals and "think in hardware".

- 3. Even within this unit, HDLs offer various useful properties, e.g.,
  - adopt a more accurate experimental approach to design,deal with designs of a larger scale,

  - interface with other concepts (e.g., verification),

so some up-front, invested effort *could* pay off ...



Notes:

Notes:

### Conclusions

**Example:** Field Programmable Gate Arrays (FPGAs).



basic idea is that the hardware fabric is reconfigurable, so, in a sense,

hybrid hardware (e.g., ASIC) (e.g., FPGA)

software (e.g., micro-processor)

and therefore offers a trade-off:

efficiency ~ hardware flexibility ~ software



| iel Page (csdsp@bristol.ac.uk) |       |
|--------------------------------|-------|
| ro to Computer Architecture    | oit#3 |

### Conclusions

**Example:** Field Programmable Gate Arrays (FPGAs).



basic idea is that the hardware fabric is reconfigurable, so, in a sense,

and therefore offers a trade-off:

efficiency  $\simeq$  hardware flexibility  $\simeq$  software

© Daniel Page (csdsp@bristol.ac.u Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



Notes:

Notes:

### Conclusions

**Example: Field Programmable Gate Arrays (FPGAs).** 



basic idea is that the hardware fabric is reconfigurable, so, in a sense,

 $\begin{array}{cccc} hardware & hybrid & software \\ (e.g., ASIC) & (e.g., FPGA) & (e.g., micro-processor) \\ & & & & & \end{array}$ 

► and therefore offers a trade-off:

efficiency  $\simeq$  hardware flexibility  $\simeq$  software

University

### Additional Reading

- Wikipedia: Hardware Description Language (HDL). url: http://en.wikipedia.org/wiki/Hardware\_description\_language.
- ▶ Wikipedia: Verilog. URL: http://en.wikipedia.org/wiki/Verilog.
- S. Palnitkar. Verilog HDL: A Guide in Digital Design and Synthesis. 2nd ed. Prentice-Hall, 2003.
- D. Page. "Chapter 3: Hardware design using Verilog". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009.

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



University of BRISTOL

### References

- [1] Wikipedia: Hardware Description Language (HDL). URL: http://en.wikipedia.org/wiki/Hardware\_description\_language (see p. 157).
- [2] Wikipedia: Verilog. URL: http://en.wikipedia.org/wiki/Verilog (see p. 157).
- [3] D. Page. "Chapter 3: Hardware design using Verilog". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009 (see p. 157).
- [4] S. Palnitkar. Verilog HDL: A Guide in Digital Design and Synthesis. 2nd ed. Prentice-Hall, 2003 (see p. 157).

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |